![Intel IXP45X Скачать руководство пользователя страница 254](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092254.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Ethernet MACs
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
254
Order Number: 306262-004US
6.2.18
Transmit Two Part Deferral Parameters 2
6.2.19
Slot Time
6.2.20
MDIO Commands Registers
Four registers make up the 32-bit MDIO Command:
• MDIO Command[31:24] — MDIO Command 4
Register
txdefpars
Bits
Name
Description
31:8
(Reserved)
7:0
First deferral
period
Number of transmit clock cycles (tx_clk) in the first deferral period minus three,
when two-part deferral is used for transmission (Transmit Control 1[5] = 1) and
half-duplex mode.
Register Name:
tx2partdefpars2
Hex Offset Address:
0xC8009064
Reset Hex Value:
0x00000000
Register
Description:
Transmit Two Part Deferral Parameters Register
Access: Read/Write.
31
8
7
0
(Reserved)
Second Deferral Period
Register
tx2defpars
Bits
Name
Description
31:8
(Reserved)
7:0
Second
Deferral
Period
Number of transmit clock cycles (tx_clk) in the second deferral period minus
three, when two-part deferral is used for transmission (Transmit Control 1[5] =
1) and half-duplex mode.
Register Name:
slottime
Hex Offset Address:
0xC8009070
Reset Hex Value:
0x00000000
Register
Description:
Slot Time Register
Access: Read/Write.
31
8
7
0
(Reserved)
Slot Time
Register
slottime
Bits
Name
Description
31:8
(Reserved)
7:0
Slot Time
Slot time for back-off algorithm
Expressed in number of tx_clk cycles.
128 in MII mode.