![Intel IXP45X Скачать руководство пользователя страница 747](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092747.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Reference Number: 306262-004US
747
HSS Coprocessor—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Byte interleaving involves disregarding four in every 16 timeslots (as shown in
). The first four timeslots are unassigned except for the framing pulse. The
following 4 bytes are byte 0 of each T1 frame. The next 4 bytes are byte 1 of each T1
frame. The next 4 bytes are byte 2 of each T1 frame. The following 4 bytes are again
unassigned. Unassigned timeslots are dictated by the look up tables.
Frame interleaving T1 frames onto this backplane bus would be to process the first T1
frame in its entirety starting with the first timeslot and finishing on the 24
th
timeslot,
the frame bit/pulse is located on the last bit of the 32
nd
timeslot.
The second T1 frame is then processed and so on until all 4 frames are processed, this
fills the entire 128 timeslots available. This mode is also programmable by the NPE
Core.