![Intel IXP45X Скачать руководство пользователя страница 840](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092840.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Time Synchronization
Hardware Assist (TSYNC)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
840
Order Number: 306262-004US
19.5.2.2
Time Sync Event Register
19.5.2.3
Addend Register
Register Name:
TS_Event
Block
Base Address:
RegBlockAddress
Offset Address
0x004
Reset Value
x0010
Register Description:
Time Sync Event Register
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
(Reserved)
amm
asm
ttm
rs
t
Register
TS_Event
Bits
Name
Description
Reset
Value
Access
31:4
(Reserved)
Reserved for future use.
x
x
3
snm
AMMS Snapshot. This event bit sets when the system time register value is
captured in the Auxiliary Master Mode Snapshot register upon an active high
level on a general-purpose input, ammssig.
• When this signal is asserted high, an interrupt will be generated to the
Host on the ts_intreq if the amm bit in the Time Sync Control register is
also set.
• To clear snm, write a ‘1’ to it.
0
RW
2
sns
ASMS Snapshot. This event bit sets when the system time register value is
captured in the Auxiliary Slave Mode Snapshot register upon detection of an
active high level on a general-purpose input, asmssig.
• When this signal is asserted high, an interrupt will be generated to the
Host on the shared interrupt signal (ts_ntreq) if the asm bit in the Time
Sync Control register is set.
• To clear the sns bit, write a ‘1’ to it.
0
RW
1
ttipend
Target Time Interrupt Pending. This bit is the Target Time interrupt
pending indication. When this bit is set, it indicates that the Target Time
interrupt condition has occurred, which means that the System Time value has
reached the 64-bit Target Time register value.
• If ttm in the Time Sync Control register is set, the interrupt will be passed
to the Host processor.
• To clear this condition, the firmware must write a ‘1’ to the ttipend bit.
To prevent an immediate reoccurrence of the target time interrupt, the
processor should first write a new value to the Target Time register and then
clear the condition. This bit is set at power-up since both the System Time and
the Target Time are reset at power-up to 0.
1
RW
0
(Reserved)
Reserved for future use.
0
RW
Register Name:
TS_Addend
Block
Base Address:
RegBlockAddress
Offset Address
0x008
Reset Value
0x0
Register Description:
Time Sync Addend Register
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Addend[31:0]