![Intel IXP45X Скачать руководство пользователя страница 922](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092922.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Hashing Unit (SHA)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
922
Reference Number: 0014US
26.4.1
Hash Configuration Register
26.4.2
Hash Do Register
Hash Interrupt Register
RW
Hash Chain Register
RW
Hash Data FIFO
RW
Register Name:
Hash_Config
Block
Base Address:
0x7000_
Offset Address
2200
Reset Value
0x00000000
Register Description:
Hashing Coprocessor Configuration Register
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
WEW
REV
WED
RED
(Reserved)
MODE
(Reserved)
Register
Hash_Config
Bits
Name
Description
Reset
Value
Access
31:3
0
WEW
Set endianness for writing the chaining variables.
0
RW
29:2
8
REV
Set endianness for reading the chaining variables.
0
RW
27:2
6
WED
Set endianness for writing the data store.
0
RW
25:2
4
RED
Set endianness for reading the data variables.
0
RW
23:1
7
(Reserved)
These bits are always 0.
0
RW
16
MODE
SHA-1 or MD5 mode select
• 1 - MD-5
• 0 - SHA-1
0
RW
15:0
(Reserved)
These bits are always 0.
0
RW
Register Name:
Hash_Do
Block
Base Address:
0x7000_
Offset Address
2204
Reset Value
N/A
Register Description:
Hashing Coprocessor Do Register
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
(Reserved)
DO
Table 292.
Hashing Coprocessor: Register Summary (Sheet 2 of 2)
Block
Address
Offset
Address
Register Name
Description
Reset Value
Page
Number
Access