![Intel IXP45X Скачать руководство пользователя страница 347](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092347.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262--, Revision: 004US
347
USB 1.1 Device Controller—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network
Processors
8.5.39
UDC Data Register 9
(UDDR9)
Endpoint 9 is a double-buffered, isochronous OUT endpoint that is 256 bytes deep. The
UDC generates an interrupt request when the EOP is received.
Because it is double-buffered, up to two packets of data may be ready. The data can be
removed from the UDC via a direct read from the Intel XScale processor. If one packet
is being removed and the packet behind it has already been received, the UDC issues a
NAK to the host the next time it sends an OUT packet to Endpoint 9.
This NAK condition remains in place until a full packet space is available in the UDC at
Endpoint 9.
Register Name:
UDDR8
Hex Offset Address:
0 x C800B700
Reset Hex Value:
0x00000000
Register
Description:
Universal Serial Bus Device Endpoint 8 Data Register
Access: Write
Bits
31
8
7
0
(Reserved)
(8-Bit Data)
X
0
0
0
0
0
0
0
0
Resets (Above)
Register
UDDR8
Bits
Name
Description
31:8
Reserved for future use.
7:0
DATA
Top of endpoint data currently being loaded.
Register Name:
UDDR9
Hex Offset Address:
0 x C800B900
Reset Hex Value:
0x00000000
Register
Description:
Universal Serial Bus Device Endpoint 9 Data Register
Access: Read
Bits
31
8
7
0
(Reserved)
(8-Bit Data)
X
0
0
0
0
0
0
0
0
Resets (Above)
Register
UDDR9
Bits
Name
Description
31:8
Reserved for future use.
7:0
DATA
Top of endpoint data currently being read.