![Intel IXP45X Скачать руководство пользователя страница 924](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092924.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Hashing Unit (SHA)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
924
Reference Number: 0014US
26.4.5
Hash Data FIFO
*** NOTE TO EEAS REVIEWERS: this register was tagged “MAS only” but should it be
EEAS also? I thought Rockwell needed all the debug info. ***
26.5
Compatibility
The SHA-1 algorithm is compliant to the FIPS 180-1 standard (
http://www.itl.nist.gov/
fipspubs/fip180-1.htm
).
The MD5 algorithm is compliant to RFC 1321 (
http://www.faqs.org/rfcs/rfc1321.html
).
§ §
Register Name:
Hash_Data
Block
Base Address:
0x7000_
Offset Address
2210
Reset Value
0x00000000
Register Description:
Hashing Coprocessor Data Register
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Hash Data
Register
Hash_Data
Bits
Name
Description
Reset
Value
Access
31:0
Hash Data
Hash Data FIFO.
0x0
RW