Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262--, Revision: 004US
333
USB 1.1 Device Controller—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network
Processors
The IR9 bit is cleared by writing a 1 to it.
8.5.21.3
Endpoint 10 Interrupt Request (IR10)
The interrupt request bit is set if the IM10 bit in the UDC Interrupt Control Register is
cleared and the IN packet complete (TPC) or in UDC endpoint 10 control/status register
is set.
The IR10 bit is cleared by writing a 1 to it.
8.5.21.4
Endpoint 11 Interrupt Request (IR11)
The interrupt request bit is set if the IM11 bit in the UDC Interrupt Control Register is
cleared and the IN packet complete (TPC) in UDC Endpoint 11 Control/Status Register
is set.
The IR11 bit is cleared by writing a 1 to it.
8.5.21.5
Endpoint 12 Interrupt Request (IR12)
The interrupt request bit is set if the IM12 bit in the UDC Interrupt Control Register is
cleared and the OUT packet ready bit (RPC) in the UDC endpoint 12 control/status
register is set.
The IR12 bit is cleared by writing a 1 to it.
8.5.21.6
Endpoint 13 Interrupt Request (IR13)
The interrupt request bit is set if the IM13 bit in the UDC Interrupt Control Register is
cleared and the IN packet complete (TPC) or Transmit Underrun (TUR) in UDC Endpoint
13 Control/Status Register is set.
The IR13 bit is cleared by writing a 1 to it.
8.5.21.7
Endpoint 14 Interrupt Request (IR14)
The interrupt request bit is set if the IM14 bit in the UDC Interrupt Control Register is
cleared and the OUT packet ready (RPC) or receiver overflow (ROF) in the UDC
Endpoint 14 Control/Status Register or the Isochronous Error Endpoint 14 (IPE14) in
the UFNHR are set.
The IR14 bit is cleared by writing a 1 to it.
8.5.21.8
Endpoint 15 Interrupt Request (IR15)
The interrupt request bit is set if the IM15 bit in the UDC interrupt control is set.
The IR15 bit is cleared by writing a 1 to it.