![Intel IXP45X Скачать руководство пользователя страница 797](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092797.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
797
Performance Monitoring Unit (PMU)—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network
Processors
16.6.5
Previous Master/Slave Register
PMSR
This register encodes the device which previously accessed or was being accessed on
the monitored buses.
This register is reset, but the reset value is quickly overwritten with the bus activity, so
the reset value has little practical meaning. This value reflects the last recorded
activity. To build up a histogram of master/slave pairs this register would be read
periodically. However there is no way to know that an unchanging value means that
there was no bus activity.
Register Name:
PECx
Physical Address:
0xC800 2020
0xC800 2024
0xC800 2028
0xC800 202C
0xC800 2030
0xC800 2034
0xC800 2038
0xC800 203C
Reset Hex Value:
0x00000000
Register Description:
Event Counter
Access: Read
31
16
15
8
7
0
(Reserved)
PECx
Register
PECx
Bits
Name
Description
Reset
Value
Access
31:2
7
(Reserved)
Always zero.
26:0
PECx
This is a 27-bit, read-only counter register.
0x0000000
R
Register Name:
PMSR
Physical Address:
0xC800 2018
Reset Hex Value:
0x00000000
Register Description:
Bus activity master.slave
Access: Read
31
16
15
8
7
0
SE
NE
(Reserved)
MPI
PSS
PSN
PMS
PMN