![Intel IXP45X Скачать руководство пользователя страница 339](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092339.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262--, Revision: 004US
339
USB 1.1 Device Controller—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network
Processors
8.5.26.1
Endpoint 7 Byte Count (BC[7:0])
The byte count is updated after each byte is read. When software receives an interrupt
that indicates the endpoint has data, it can read the byte count register to determine
the number of bytes that remain to be read.
The number of bytes that remain in the input buffer is equal to the byte count +1.
8.5.27
UDC Byte Count Register 9
(UBCR9)
The Byte-Count Register maintains the remaining byte count in the active buffer of out
Endpoint 9.
8.5.27.1
Endpoint 9 Byte Count (BC[7:0])
The byte count is updated after each byte is read. When software receives an interrupt
that indicates the endpoint has data, it can read the byte count register to determine
the number of bytes that remain to be read.
The number of bytes that remain in the input buffer is equal to the byte count +1.
Register Name:
UBCR7
Hex Offset Address:
0 x C800B070
Reset Hex Value:
0x00000000
Register
Description:
Universal Serial Bus Device Endpoint 7 Byte Count
Access: Read-Only
Bits
31
8
7
0
(Reserved)
BC[7:0]
X
0
0
0
0
0
0
0
0
Resets (Above)
Register
UBCR7
Bits
Name
Description
31:0
(Reserved)
7:0
BC
Byte Count (read-only).
Number of bytes in the FIFO is Byte Count plus 1 (BC+1).