![Intel IXP45X Скачать руководство пользователя страница 358](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092358.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—USB 2.0 Host Controller
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
358
Order Number: 306262-004US
9.6.3
Hardware Model
9.6.3.1
Block Diagram
Figure 40.
Block Diagram
B4198-01
Dual Port RAM Contoller
Single channel (for host)
Virtual FIFO channels (for device)
DMA Contexts
Protocol Engine
Interval Timers
Error Handing
CRC handling
Bus handshake generation
DMA Engine
Bus Interface
Host: Transversal State Machine
Device: Endpoint Priming State Machine
Data Movement
Port Controllers
Port Status and Control
Asynchronous clock domain crossing
Transceiver Interface Logic
Microprocessor
Slave Interface
•
Bus Interface
Control and Status
Registers
Interrupt Generation
On-Chip Dual Port
Synchronous SRAM
System Bus Slave Interface
System Bus Master Interface
USB 2.0 Physical Layer Interface
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•