![Intel IXP45X Скачать руководство пользователя страница 915](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092915.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
915
Exponentiation Acceleration Unit—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network
Processors
25.3.2
EAU RAM Writes
Writes to the EAU RAM are buffered. The buffering occurs on a word (32-bit) basis. EAU
RAM writes signal completion of a write using the same signaling protocol described for
EAU RAM Reads.
25.3.3
EAU RAM Reads
EAU RAM Reads are done indirectly: in response to a read request, a state machine
fetches the data from the RAM and places it in a buffer. This takes several clock cycles.
The EAU coordinate the return of the read data to the requester via the RSA bridge.
25.4
Detailed Register Descriptions
This section describes the MMR registers that are accessible in the EAU.
25.4.1
EAU Command Register
Table 288.
Register Legend
Attribute
Legend
Attribute
Legend
RV
Reserved
RC
Read Clear
PR
Preserved
RO
Read Only
RS
Read/Set
WO
Write Only
RW
Read/Write
NA
Not Accessible
RW1C
Normal Read
Write ‘1’ to clear
RW1S
Normal Read
Write ‘1’ to set
Table 289.
Register Summary
Block
Address
Offset
Address
Register
Name
Description
Reset Value
Page
EAU Command Reg
The EAU Status Register is a single byte used to read the
status of the EAU
EAU Count Register
Interrupt Register
Register Name:
EAUCMD
Block
Base Address:
0x7000
Offset Address
_2000
Reset Value
0x0001_0000
Register Description:
The EAU Command Register is a 32-bit register (read and written
as four byte operations) used to control the EAU functionality. It
can be written only when the EAU is not active.
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
(Rsv’d) SE FE
CMD
(R
sv
’d
)
SIZE
(R
sv
’d
)
DST
(R
sv
’d
)
SRC
FILL