![Intel IXP45X Скачать руководство пользователя страница 942](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092942.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—AHB Queue Manager
(AQM)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
942
Reference Number: 306262-004US
27.6.6
Queues 32-63 Nearly Full Status Register
The access to these status registers is read/write, however except for diagnostic and
test purposes, normal operation to these registers should be read only. Writing status
does not actually change the status, it only writes the shadow register which contains
the status.
27.6.7
Queues 32-63 Full Status Register
The access to these status registers is read/write, however except for diagnostic and
test purposes, normal operation to these registers should be read only. Writing status
does not actually change the status, it only writes the shadow register which contains
the status.
27.6.8
Interrupt 0 Status Flag Source Select Register 0 – 3
The interrupt source for each queue is selectable as the positive or negative (NOT)
edge-sensitive version of any one of the E, NE, NF or F status flag bits on interrupt 0,
aqm_int[0]. The selection is configurable for interrupt 0 only. Interrupt 1, aqm_int[1],
is hard wired to the NE Status Flag bit.
Register Name:
QUEUPPSTATNF
Block
Base Address:
0x0444
Offset Address
+ 4n
Reset Value
0x00000000
Register Description:
Queue status register for queues 32-63. NE: ‘1’ – flag set.
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Q63 NF
Q62 NF
Q61 NF
Q60 NF
Q59 NF
Q58 NF
Q57 NF
Q56 NF
Q55 NF
Q54 NF
Q53 NF
Q52 NF
Q51 NF
Q50 NF
Q49 NF
Q48 NF
Q47 NF
Q46 NF
Q45 NF
Q44 NF
Q43 NF
Q42 NF
Q41 NF
Q40 NF
Q39 NF
Q38 NF
Q37 NF
Q36 NF
Q35 NF
Q34 NF
Q33 NF
Q32 NF
Register
QUEUPPSTATNF
Bits
Name
Description
Reset
Value
Access
k
Nearly Full
(0 <= k <= 31) Queue (k) Nearly Full Status Flag.
0
RW
Register Name:
QUEUPPSTATF
Block
Base Address:
0x041C
Offset Address
+ 4n
Reset Value
0x00000000
Register Description:
Queue status register for queues 32-63. F: ‘1’ – flag set.
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Q63 F
Q62 F
Q61 F
Q60 F
Q59 F
Q58 F
Q57 F
Q56 F
Q55 F
Q54 F
Q53 F
Q52 F
Q51 F
Q50 F
Q49 F
Q48 F
Q47 F
Q46 F
Q45 F
Q44 F
Q43 F
Q42 F
Q41 F
Q40 F
Q39 F
Q38 F
Q37 F
Q36 F
Q35 F
Q34 F
Q33 F
Q32 F
Register
QUEUPPSTATF
Bits
Name
Description
Reset
Value
Access
k
Nearly Full
(0 <= k <= 31) Queue (k) Nearly Full Status Flag.
0
RW