![Intel IXP45X Скачать руководство пользователя страница 848](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092848.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Time Synchronization
Hardware Assist (TSYNC)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
848
Order Number: 306262-004US
19.5.2.16 TS_Channel_Control Register (Per Channel)
Register Name:
TS_Ch_Control
Block
Base Address:
RegBlockAddress
Offset Address
0x040*
Reset Value
x00
Register Description:
Time Synchronization Channel Control Register
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Reserved
ta
mm
*Address offsets per channel…
Channel 0 = 0x040
Channel 1 = 0x060
Channel 2 = 0x080
Register
TS_Ch_Control
Bits
Name
Description
Reset
Value
Access
31:2
(Reserved)
Reserved for future use.
x
x
1
ta
Timestamp All messages.
• When this bit is set, the locking of the time snapshot registers is inhibited.
Each message is timestamped at the reception of a start of frame
delimiter (SFD), regardless of whether the message is a Sync or Delay
Request message. The timestamp is captured by the Snapshot register
which is never locked and therefore must be read before the next SFD is
received.
• When this bit is cleared, the timestamp taken after the SFD is frozen or
locked when a valid Sync or Delay Request message is detected, until the
software resets it.
0
RW
0
mm
Master Mode.
• When this bit is set, it indicates that this channel is a time master on the
network.
• When cleared, this bit indicates that this channel is in slave mode.
The default after reset is slave mode.
0
RW