![Intel IXP45X Скачать руководство пользователя страница 266](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092266.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Ethernet MACs
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
266
Order Number: 306262-004US
Register
core_control
Bits
Name
Description
31:5
(Reserved)
4
Mdc_en
1 = Configures the MDC as an output clock.
Set to 1 for the IXP45X/IXP46X network processors MAC0 on NPE B.
This bit is set as Reserved for MACs on NPE A and NPE C
3
Send_jam
1 = Causes a jam sequence to be sent if reception of a packet begins.
2
clr_tx_err
Assertion (“1”) causes the Transmit FIFO to be flushed. Data in the Transmit
FIFO is discarded.
1
clr_rx_err
Assertion (“1”) causes the Receive FIFO to be flushed. Data in the Receive FIFO
is discarded.
0
rst_mac
Assertion (“1”) causes the MAC to be reset.