![Intel IXP45X Скачать руководство пользователя страница 563](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092563.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Develepor’s Manual
Order Number: 306262-004US
563
PCI Controller—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
10.5.3.8
PCI Controller Control and Status Register
Register Name:
pci_csr
Block
Base Address:
0xC00000
Offset Address
0x1c
Reset Value
0x0000000x
Register Description:
Control and status for the PCI Controller.
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
(Reserved)
PRS
T
IC
reserved
AS
E (Rsv’d)
DB
T
AB
E
PBS
AB
S
AR
B
E
N
HO
S
T
Register
pci_csr
Bits
Name
Description
Reset
Value
PCI
Access
AHB
Access
31:1
7
reserved
reserved – read as 0
0x0000
RO
RO
16
PRST
PCI Reset. When set to a 1, resets the PCI controller and floats the
outputs (even in the middle of a PCI transaction). Setting PRST does not
park the bus.
0x0
RO
RW
15
IC
Initialization Complete. When at a logic 0 state, forces the PCI Controller
Target Interface to retry PCI cycles. When set to a 1, PCI cycles will be
accepted.
0
RO
RW
14:9
reserved
reserved – read as 0
0x00
RO
RO
8
ASE
Assert System Error. When set to a 1, the PCI_SERR_N output will be
asserted for 1 PCI clock cycle if the pci_srcr.SER bit is set.
0
RO
RW
7:6
reserved
reserved – read as 0
00
RO
RO
5
DBT
Doorbell Test mode enable. When set to a 1, the doorbell registers
pci_ahbdoorbell, pci_pcidoorbell become normal read/write registers from
the AHB bus.
0
RO
RW
4
ABE
AHB big-endian addressing. When 0, little-endian addressing is employed
on both AHB master and slave interfaces. When 1, big-endian addressing
is implemented.
0
RO
RW
3
PBS
PCI byte swap. Controls byte lane data routing between PCI and AHB
busses during PCI Target accesses of the AHB bus. When 1, byte lane
swapping is performed. When 0, no swapping is done.
0
RO
RW
2
ABS
AHB byte swap. Controls byte lane data routing between PCI and AHB
busses during AHB Slave accesses of the PCI bus. When 1, byte lane
swapping is performed. When 0, no swapping is done.
0
RO
RW
1
ARBEN
Arbiter enable status. Indicates the state of the EX_ADDR[2] at the
deassertion of RESET_IN_N.
Note:
Reset value is dependent on expansion bus strapping.
0 or 1
RO
RO
0
HOST
Host status. Indicates the state of the EX_ADDR[1] at the deassertion of
RESET_IN_N.
Note:
Reset value is dependent on expansion bus strapping.
0 or 1
RO
RO