XC886/888CLM
Power Supply, Reset and Clock Management
User’s Manual
7-19
V1.3, 2010-02
Power, Reset and Clock, V 1.0
Note: The reset value of register PLL_CON is
1001 0000
B
. One clock cycle after reset,
bit LOCK will be set to 1 if the PLL is locked, then the value
1001 0001
B
will be
observed.
NDIV
[7:4]
rw
PLL N-Divider
0000 N = 10
0001 N = 12
0010 N = 13
0011 N = 14
0100 N = 15
0101 N = 16
0110 N = 17
0111 N = 18
1000 N = 19
1001 N = 20
1010 N = 24
1011 N = 30
1100 N = 32
1101 N = 36
1110 N = 40
1111 N = 48
The NDIV bit is a protected bit. When the Protection
Scheme (see
) is activated, this bit
cannot be written directly.
CMCON
Clock Control Register
Reset Value: 10
H
7
6
5
4
3
2
1
0
VCOSEL
KDIV
0
FCCFG
CLKREL
rw
rw
r
rw
rw
Field
Bits
Type Description
*
Содержание XC886CLM
Страница 1: ...User s Manual V1 3 2010 02 Microcontrollers 8 Bit XC886 888CLM 8 Bit Single Chip Microcontroller...
Страница 3: ...User s Manual V1 3 2010 02 Microcontrollers 8 Bit XC886 888CLM 8 Bit Single Chip Microcontroller...
Страница 324: ...XC886 888CLM Serial Interfaces User s Manual 12 52 V1 3 2010 02 Serial Interfaces V 1 0...
Страница 663: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG...