XC886/888CLM
Serial Interfaces
User’s Manual
12-20
V1.3, 2010-02
Serial Interfaces, V 1.0
Note: Bits 3 to 7 are used only in UART module and not in UART1 module. Therefore,
they should always be written with 0 in the FDCON register in UART1 module.
Setting them to 1 in the UART1 register has no effect.
Register FDSTEP contains the 8-bit STEP value for the fractional divider.
SYNEN
6
rw
End of SYN Byte and SYN Byte Error Interrupts
Enable
0
End of SYN Byte and SYN Byte Error
Interrupts are not enabled.
1
End of SYN Byte and SYN Byte Error
Interrupts are enabled.
BGS
7
rw
Baud-rate Generator Select
0
Baud-rate generator is selected.
1
Timer 1 is selected.
FDSTEP
Fractional Divider Reload Register
Reset Value: 00
H
7
6
5
4
3
2
1
0
STEP
rw
Field
Bits
Type Description
STEP
[7:0]
rw
STEP Value
In normal divider mode, STEP contains the reload
value for RESULT.
In fractional divider mode, this bit field defines the
8-bit value that is added to the RESULT with each
input clock cycle.
Field
Bits
Type Description
*
Содержание XC886CLM
Страница 1: ...User s Manual V1 3 2010 02 Microcontrollers 8 Bit XC886 888CLM 8 Bit Single Chip Microcontroller...
Страница 3: ...User s Manual V1 3 2010 02 Microcontrollers 8 Bit XC886 888CLM 8 Bit Single Chip Microcontroller...
Страница 324: ...XC886 888CLM Serial Interfaces User s Manual 12 52 V1 3 2010 02 Serial Interfaces V 1 0...
Страница 663: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG...