XC886/888CLM
Processor Architecture
User’s Manual
2-13
V1.3, 2010-02
Processor Architecture, V 1.0
JC rel
40
2
4
8
6 or 8
24
JNC rel
50
2
4
8
6 or 8
24
JB bit,rel
20
3
4
10
6 or 8
24
JNB bit,rel
30
3
4
10
6 or 8
24
JBC bit,rel
10
3
4
10
6 or 8
24
JMP @A+DPTR
73
1
4
4
4 or 6
24
JZ rel
60
2
4
8
6 or 8
24
JNZ rel
70
2
4
8
6 or 8
24
CJNE A,dir,rel
B5
3
4
10
6 or 8
24
CJNE A,#d,rel
B4
3
4
10
6 or 8
24
CJNE Rn,#d,rel
B8-BF
3
4
10
6 or 8
24
CJNE @Ri,#d,rel
B6-B7
3
4
10
6 or 8
24
DJNZ Rn,rel
D8-DF
2
4
8
6 or 8
24
DJNZ dir,rel
D5
3
4
10
6 or 8
24
MISCELLANEOUS
NOP
00
1
2
4
2 or 4
12
ADDITIONAL INSTRUCTIONS
MOVC
@(DPTR++),A
A5
1
4
4
4 or 6
–
TRAP
A5
1
2
–
–
–
1) With parallel read, the number of clock cycles for each instruction may vary, depending on whether the access
is made to the cache or to the Flash (See
).
2) For branching instructions, the actual number of instruction cycles may vary if the jump destination address is
identical to the address of the branch instruction, depending on the address location (even or odd) of the
instruction.
Table 2-1
CPU Instruction Timing
(cont’d)
Mnemonic
Hex Code Bytes
Number of
f
CCLK
Cycles
XC886/888
8051
no ws
1 ws
1 ws (with
parallel read)
1)
*
Содержание XC886CLM
Страница 1: ...User s Manual V1 3 2010 02 Microcontrollers 8 Bit XC886 888CLM 8 Bit Single Chip Microcontroller...
Страница 3: ...User s Manual V1 3 2010 02 Microcontrollers 8 Bit XC886 888CLM 8 Bit Single Chip Microcontroller...
Страница 324: ...XC886 888CLM Serial Interfaces User s Manual 12 52 V1 3 2010 02 Serial Interfaces V 1 0...
Страница 663: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG...