XC886/888CLM
Power Supply, Reset and Clock Management
User’s Manual
7-16
V1.3, 2010-02
Power, Reset and Clock, V 1.0
Furthermore, a clock output (CLKOUT) is available on pin P(0.0 or 0.7) as an alternate
output. If bit COUTS = 0, the output clock is from oscillator output frequency; if bit
COUTS = 1, the clock output frequency is chosen by the bit field COREL. Under this
selection, the clock output frequency can further be divided by 2 using toggle latch (bit
TLEN is set to 1), so that the resulting output frequency has 50% duty cycle.
In idle mode, only the CPU clock CCLK is disabled. In power-down mode, CCLK, SCLK,
FCLK, CCLK2 and PCLK are all disabled. If slow-down mode is enabled, the clock to the
core and peripherals will be divided by a programmable factor that is selected by the bit
field CMCON.CLKREL.
Figure 7-7
Clock Generation from
f
sys
PLL
N,P,K
fsys=
96MHz
CLKREL
CCLK
SCLK
PCLK
CCLK2
CORE
Peripherals
FLASH
Interface
OSC
CLKOUT
fosc
COREL
COUTS
Toggle
Latch
TLEN
/2
MultiCAN
FCLK
FCCFG
/2
SD
0
1
*
Содержание XC886CLM
Страница 1: ...User s Manual V1 3 2010 02 Microcontrollers 8 Bit XC886 888CLM 8 Bit Single Chip Microcontroller...
Страница 3: ...User s Manual V1 3 2010 02 Microcontrollers 8 Bit XC886 888CLM 8 Bit Single Chip Microcontroller...
Страница 324: ...XC886 888CLM Serial Interfaces User s Manual 12 52 V1 3 2010 02 Serial Interfaces V 1 0...
Страница 663: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG...