XC886/888CLM
Capture/Compare Unit 6
User’s Manual
14-72
V1.3, 2010-02
CCU6, V 1.0
Register PSLR defines the passive state level driven by the output pins of the module.
The passive state level is the value that is driven by the port pin during the passive state
of the output. During the active state, the corresponding output pin drives the active state
level, which is the inverted passive state level. The passive state level permits the
adaptation of the driven output levels to the driver polarity (inverted, not inverted) of the
connected power stage.
TRPPEN
7
rw
Trap Pin Enable
0
The trap functionality based on the input pin
CTRAP is disabled. A trap can only be
generated by software by setting bit TRPF.
1
The trap functionality based on the input pin
CTRAP is enabled. A trap can be generated by
software by setting bit TRPF or by CTRAP = 0.
PSLR
Passive State Level Register
Reset Value: 00
H
7
6
5
4
3
2
1
0
PSL
63
0
PSL
rwh
r
rwh
Field
Bits
Type Description
PSL
5:0
rwh
Compare Outputs Passive State Level
The bits of this bit field define the passive level driven
by the module outputs during the passive state. The bit
positions are:
Bit 0 passive level for output CC60
Bit 1 passive level for output COUT60
Bit 2 passive level for output CC61
Bit 3 passive level for output COUT61
Bit 4 passive level for output CC62
Bit 5 passive level for output COUT62
The value of each bit position is defined as:
0
The passive level is 0.
1
The passive level is 1.
Field
Bits
Type Description
*
Содержание XC886CLM
Страница 1: ...User s Manual V1 3 2010 02 Microcontrollers 8 Bit XC886 888CLM 8 Bit Single Chip Microcontroller...
Страница 3: ...User s Manual V1 3 2010 02 Microcontrollers 8 Bit XC886 888CLM 8 Bit Single Chip Microcontroller...
Страница 324: ...XC886 888CLM Serial Interfaces User s Manual 12 52 V1 3 2010 02 Serial Interfaces V 1 0...
Страница 663: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG...