Rev.6.00 Oct.28.2004 page 886
of 1016
REJ09B0138-0600H
DMABCRH — DMA Band Control Register
H'FF06
DMAC
DMABCRL — DMA Band Control Register
H'FF07
DMAC
15
FAE1
0
R/W
14
FAE0
0
R/W
13
—
0
R/W
12
—
0
R/W
11
DTA1
0
R/W
8
—
0
R/W
10
—
0
R/W
9
DTA0
0
R/W
Full address mode
Bit
DMABCRH
Initial value
Read/Write
:
:
:
:
0
1
Short address mode
Full address mode
Channel 1 Full Address Enable
0
1
Short address mode
Full address mode
Channel 0 Full Address Enable
0
Clearing of selected internal interrupt source at time of
DMA transfer is disabled
Channel 1 Data Transfer Acknowledge
1
Clearing of selected internal interrupt source at time of
DMA transfer is enabled
0
Clearing of selected internal interrupt source at time of
DMA transfer is disabled
Channel 0 Data Transfer Acknowledge
1
Clearing of selected internal interrupt source at time of
DMA transfer is enabled
Reserved
Only 0 should be
written to this bit.
Reserved
Only 0 should be
written to this bit.
Reserved
Only 0 should be
written to this bit.
(Continued on next page)
Summary of Contents for ZTAT H8S/2357F
Page 4: ......
Page 28: ...Rev 6 00 Oct 28 2004 page xxiv of xxiv REJ09B0138 0600H...
Page 82: ...Rev 6 00 Oct 28 2004 page 54 of 1016 REJ09B0138 0600H...
Page 108: ...Rev 6 00 Oct 28 2004 page 80 of 1016 REJ09B0138 0600H...
Page 364: ...Rev 6 00 Oct 28 2004 page 336 of 1016 REJ09B0138 0600H...
Page 438: ...Rev 6 00 Oct 28 2004 page 410 of 1016 REJ09B0138 0600H...
Page 566: ...Rev 6 00 Oct 28 2004 page 538 of 1016 REJ09B0138 0600H...
Page 588: ...Rev 6 00 Oct 28 2004 page 560 of 1016 REJ09B0138 0600H...
Page 688: ...Rev 6 00 Oct 28 2004 page 660 of 1016 REJ09B0138 0600H...
Page 694: ...Rev 6 00 Oct 28 2004 page 666 of 1016 REJ09B0138 0600H...
Page 708: ...Rev 6 00 Oct 28 2004 page 680 of 1016 REJ09B0138 0600H...
Page 1044: ...Rev 6 00 Oct 28 2004 page 1016 of 1016 REJ09B0138 0600H...