Rev. 6.0, 07/02, page 199 of 986
I
D
F1
F2
FS
D
F1
F2
FS
40. Double-precision FCMP: 2 issue cycles
FCMP/EQ,FCMP/GT
I
D
F1
F2
FS
F3
F1
F2
FS
41. Double-precision FDIV/SQRT: 1 issue cycle
FDIV, FSQRT
F1
F2
d
F1
F2
FS
F1
F2
FS
42. FIPR: 1 issue cycle
I
D
F0
F1
F2
FS
43. FTRV: 1 issue cycle
F1
F2
FS
D
F0
I
F1
F2
FS
d
F0
F1
F2
FS
d
F0
F1
F2
FS
d
F0
Notes:
??
: Locks D-stage
: Register read only
: Locks, but no operation is executed.
: Can overlap another f1, but not another F1.
d
D
??
f1
: Cannot overlap a stage of the same kind, except when two instructions are
executed in parallel.
Figure 8.2 Instruction Execution Patterns (cont)
Summary of Contents for SH7750 series
Page 106: ...Rev 6 0 07 02 page 56 of 986 ...
Page 144: ...Rev 6 0 07 02 page 94 of 986 ...
Page 242: ...Rev 6 0 07 02 page 192 of 986 ...
Page 270: ...Rev 6 0 07 02 page 220 of 986 ...
Page 360: ...Rev 6 0 07 02 page 310 of 986 ...
Page 538: ...Rev 6 0 07 02 page 488 of 986 ...
Page 706: ...Rev 6 0 07 02 page 656 of 986 ...
Page 752: ...Rev 6 0 07 02 page 702 of 986 ...
Page 780: ...Rev 6 0 07 02 page 730 of 986 ...
Page 822: ...Rev 6 0 07 02 page 772 of 986 ...
Page 986: ...Rev 6 0 07 02 page 936 of 986 ...
Page 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Page 1036: ...Rev 6 0 07 02 page 986 of 986 ...