
Rev. 6.0, 07/02, page 881 of 986
CKIO
A25–A5
T1
T2
RD/
D31–D0
(read)
A4–A0
TB2
TB1
TB2
TB1
TB2
TB1
t
CSD
t
AD
t
RWD
t
BSD
t
RDS
t
BSD
t
RSD
t
RSD
t
RDH
t
AD
t
AD
t
CSD
t
RWD
t
RDH
t
RSD
t
RDS
DACKn
(SA: IO
←
memory)
DACKn
(DA)
t
DACD
t
DACD
t
DACD
t
DACD
t
DACD
Notes: IO: DACK device
SA: Single address DMA transfer
DA: Dual address DMA transfer
DACK set to active-high
Figure 22.19 Burst ROM Bus Cycle (No Wait)
Summary of Contents for SH7750 series
Page 106: ...Rev 6 0 07 02 page 56 of 986 ...
Page 144: ...Rev 6 0 07 02 page 94 of 986 ...
Page 242: ...Rev 6 0 07 02 page 192 of 986 ...
Page 270: ...Rev 6 0 07 02 page 220 of 986 ...
Page 360: ...Rev 6 0 07 02 page 310 of 986 ...
Page 538: ...Rev 6 0 07 02 page 488 of 986 ...
Page 706: ...Rev 6 0 07 02 page 656 of 986 ...
Page 752: ...Rev 6 0 07 02 page 702 of 986 ...
Page 780: ...Rev 6 0 07 02 page 730 of 986 ...
Page 822: ...Rev 6 0 07 02 page 772 of 986 ...
Page 986: ...Rev 6 0 07 02 page 936 of 986 ...
Page 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Page 1036: ...Rev 6 0 07 02 page 986 of 986 ...