Rev. 6.0, 07/02, page 902 of 986
Tr2
T1r
Tc1
Tc2
Tc1
Tc2
Tc1
Tc1
Tc2
Tc2
Tce
Tpc
t
AD
t
AD
t
AD
t
AD
Row
c
0
c
1
c
2
c
3
t
WDD
t
RASD
t
RASD
t
RASD
t
RWD
t
RWD
t
CASD1
t
CASD1
t
CASD1
t
CASD1
t
BSD
t
BSD
t
BSD
t
BSD
t
DACD
t
CSD
t
CSD
t
DACD
t
DACD
t
RWD
t
RDH
t
RDS
d0
t
RDH
t
RDS
d3
d2
d1
CKIO
RD/
A25
–
A0
DACKn
(SA: IO
←
memory)
Notes:
IO: DACK device
SA: Single address DMA transfer
DA: Dual address DMA transfer
DACK set to active-high
D63
–
D0
(read)
D63
–
D0
(write)
Figure 22.39 DRAM Burst Bus Cycle
(EDO Mode, RCD[1:0] = 00, AnW[2:0] = 000, TPC[2:0] = 001)
Summary of Contents for SH7750 series
Page 106: ...Rev 6 0 07 02 page 56 of 986 ...
Page 144: ...Rev 6 0 07 02 page 94 of 986 ...
Page 242: ...Rev 6 0 07 02 page 192 of 986 ...
Page 270: ...Rev 6 0 07 02 page 220 of 986 ...
Page 360: ...Rev 6 0 07 02 page 310 of 986 ...
Page 538: ...Rev 6 0 07 02 page 488 of 986 ...
Page 706: ...Rev 6 0 07 02 page 656 of 986 ...
Page 752: ...Rev 6 0 07 02 page 702 of 986 ...
Page 780: ...Rev 6 0 07 02 page 730 of 986 ...
Page 822: ...Rev 6 0 07 02 page 772 of 986 ...
Page 986: ...Rev 6 0 07 02 page 936 of 986 ...
Page 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Page 1036: ...Rev 6 0 07 02 page 986 of 986 ...