Rev. 6.0, 07/02, page 131 of 986
Table 5.2
Exceptions (cont)
Exception
Category
Execution
Mode
Exception
Priority
Level
Priority
Order
Vector
Address
Offset
Exception
Code
Nonmaskable interrupt
3
—
(VBR)
H'600
H'1C0
0
H'200
1
H'220
2
H'240
3
H'260
4
H'280
5
H'2A0
6
H'2C0
7
H'2E0
8
H'300
9
H'320
A
H'340
B
H'360
C
H'380
D
H'3A0
External
interrupts
IRL3–IRL0
E
4
*
2
(VBR)
H'600
H'3C0
TMU0
TUNI0
H'400
TMU1
TUNI1
H'420
TUNI2
H'440
TMU2
TICPI2
H'460
TMU3
TUNI3
H'B00
TMU4
TUNI4
H'B80
ATI
H'480
PRI
H'4A0
RTC
CUI
H'4C0
SCI
ERI
H'4E0
RXI
H'500
TXI
H'520
TEI
H'540
WDT
ITI
H'560
RCMI
H'580
REF
ROVI
4
*
2
(VBR)
H'600
H'5A0
Interrupt
Completion
type
Peripheral
module
interrupt
(module/
source)
H-UDI
H-UDI
H'600
GPIO
GPIOI
H'620
Summary of Contents for SH7750 series
Page 106: ...Rev 6 0 07 02 page 56 of 986 ...
Page 144: ...Rev 6 0 07 02 page 94 of 986 ...
Page 242: ...Rev 6 0 07 02 page 192 of 986 ...
Page 270: ...Rev 6 0 07 02 page 220 of 986 ...
Page 360: ...Rev 6 0 07 02 page 310 of 986 ...
Page 538: ...Rev 6 0 07 02 page 488 of 986 ...
Page 706: ...Rev 6 0 07 02 page 656 of 986 ...
Page 752: ...Rev 6 0 07 02 page 702 of 986 ...
Page 780: ...Rev 6 0 07 02 page 730 of 986 ...
Page 822: ...Rev 6 0 07 02 page 772 of 986 ...
Page 986: ...Rev 6 0 07 02 page 936 of 986 ...
Page 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Page 1036: ...Rev 6 0 07 02 page 986 of 986 ...