Rev. 6.0, 07/02, page 732 of 986
18.1.2
Block Diagrams
Figure 18.1 shows a block diagram of the 16-bit general-purpose I/O port.
PBnPUP
PORTEN
DnDIR
PBnIO
0
1
PDTRW
BCK
Data input strobe
D Q
C
0
1
0
1
MPX
MPX
MPX
PTIRENn
BCK
C
Q
D
Pull-up resistor
Port 15 (input/
output)/D47
to
Port 0 (input/
output)/D32
Dn output data
Internal bus
Dn input data
Interrupt
controller
PORTEN
0: Port not available
1: Port available
PBnPuP
0: Pull-up
1: Pull-up off
DnDIR
0: Input
1: Output
PBnIO
0: Input
1: Output
PTIRENn
0: Interrupt input disabled
1: Interrupt input enabled
Figure 18.1 16-Bit Port
Summary of Contents for SH7750 series
Page 106: ...Rev 6 0 07 02 page 56 of 986 ...
Page 144: ...Rev 6 0 07 02 page 94 of 986 ...
Page 242: ...Rev 6 0 07 02 page 192 of 986 ...
Page 270: ...Rev 6 0 07 02 page 220 of 986 ...
Page 360: ...Rev 6 0 07 02 page 310 of 986 ...
Page 538: ...Rev 6 0 07 02 page 488 of 986 ...
Page 706: ...Rev 6 0 07 02 page 656 of 986 ...
Page 752: ...Rev 6 0 07 02 page 702 of 986 ...
Page 780: ...Rev 6 0 07 02 page 730 of 986 ...
Page 822: ...Rev 6 0 07 02 page 772 of 986 ...
Page 986: ...Rev 6 0 07 02 page 936 of 986 ...
Page 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Page 1036: ...Rev 6 0 07 02 page 986 of 986 ...