Rev. 6.0, 07/02, page 659 of 986
16.1.2
Block Diagram
Figure 16.1 shows a block diagram of the SCIF.
Module data bus
SCFRDR2
(16-stage)
SCRSR2
RxD2
TxD2
SCK2
SCFTDR2
(16-stage)
SCTSR2
SCSMR2
SCLSR2
SCFDR2
SCFCR2
SCFSR2
SCBRR2
Parity generation
Parity check
Transmission/
reception
control
Baud rate
generator
Clock
External clock
P
φ
P
φ
/4
P
φ
/16
P
φ
/64
TXI
RXI
ERI
BRI
SCIF
Bus interface
Internal
data bus
SCSCR2
SCSPTR2
SCRSR2:
Receive shift register
SCFRDR2: Receive FIFO data register
SCTSR2:
Transmit shift register
SCFTDR2: Transmit FIFO data register
SCSMR2:
Serial mode register
SCSCR2:
Serial control register
SCFSR2:
Serial status register
SCBRR2:
Bit rate register
SCSPTR2: Serial port register
SCFCR2:
FIFO control register
SCFDR2:
FIFO data count register
SCLSR2:
Line status register
Figure 16.1 Block Diagram of SCIF
Summary of Contents for SH7750 series
Page 106: ...Rev 6 0 07 02 page 56 of 986 ...
Page 144: ...Rev 6 0 07 02 page 94 of 986 ...
Page 242: ...Rev 6 0 07 02 page 192 of 986 ...
Page 270: ...Rev 6 0 07 02 page 220 of 986 ...
Page 360: ...Rev 6 0 07 02 page 310 of 986 ...
Page 538: ...Rev 6 0 07 02 page 488 of 986 ...
Page 706: ...Rev 6 0 07 02 page 656 of 986 ...
Page 752: ...Rev 6 0 07 02 page 702 of 986 ...
Page 780: ...Rev 6 0 07 02 page 730 of 986 ...
Page 822: ...Rev 6 0 07 02 page 772 of 986 ...
Page 986: ...Rev 6 0 07 02 page 936 of 986 ...
Page 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Page 1036: ...Rev 6 0 07 02 page 986 of 986 ...