Rev. 6.0, 07/02, page 551 of 986
Tb
Tc
Td
Te
Tf
Th
Ta
Row
H/L
Tg
Tk
Tj
Ti
tAD
Tm
Tn
To
Tp
Tq
Ts
Tl
Tr
Tv
Tu
Tt
Tw
tAD
tAD
tCSD
tCSD
Row
c1
Row
tDQMD
tDQMD
tRASD
tDTRS
tDTRH
tRDS
tRDH
tCASD2
tCASD2
tRWD
DMAC Channel
tIDD
tIDD
tBSD
DTR1CKIO cycle (10nsF100MHz)
tDBQS
[2CKIO cycle - tDTRS] (18nsF100MHz)
tTRH
tTRS
tBAVD
CKIO
BANK
Precharge-sel
Address
DQMn
ID1
–
ID0
D63
–
D0
(READ)
n
RD/
tTDAD
tTDAD
c1
c2
c3
c4
tDBQH
tBAVD
tRASD
tBSD
Figure 14.26 Single Address Mode: Synchronous DRAM
→
→
→
→
External Device Longword Transfer
SDRAM auto-precharge Read bus cycle, burst (RCD[1:0] = 01, CAS latency = 3,
TPC[2:0] = 001)
Summary of Contents for SH7750 series
Page 106: ...Rev 6 0 07 02 page 56 of 986 ...
Page 144: ...Rev 6 0 07 02 page 94 of 986 ...
Page 242: ...Rev 6 0 07 02 page 192 of 986 ...
Page 270: ...Rev 6 0 07 02 page 220 of 986 ...
Page 360: ...Rev 6 0 07 02 page 310 of 986 ...
Page 538: ...Rev 6 0 07 02 page 488 of 986 ...
Page 706: ...Rev 6 0 07 02 page 656 of 986 ...
Page 752: ...Rev 6 0 07 02 page 702 of 986 ...
Page 780: ...Rev 6 0 07 02 page 730 of 986 ...
Page 822: ...Rev 6 0 07 02 page 772 of 986 ...
Page 986: ...Rev 6 0 07 02 page 936 of 986 ...
Page 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Page 1036: ...Rev 6 0 07 02 page 986 of 986 ...