Rev. 6.0, 07/02, page 101 of 986
31
26 25
5 4
2
LW0
32 bits
LW1
32 bits
LW2
32 bits
LW3
32 bits
LW4
32 bits
LW5
32 bits
LW6
32 bits
LW7
32 bits
1 bit
MMU
RAM area
judgment
OIX
ORA
[13]
[12:5]
511
19 bits
1 bit 1 bit
Tag address
U
V
Address array
(way 0, way 1)
Data array (way 0, way 1)
LRU
Entry
selection
Longword (LW)
selection
Effective address
3
9
22
19
0
Write data
Read data
Hit signal
Compare
way 0
Compare
way 1
13 12
10
0
Figure 4.3 Configuration of Operand Cache (SH7750R)
Summary of Contents for SH7750 series
Page 106: ...Rev 6 0 07 02 page 56 of 986 ...
Page 144: ...Rev 6 0 07 02 page 94 of 986 ...
Page 242: ...Rev 6 0 07 02 page 192 of 986 ...
Page 270: ...Rev 6 0 07 02 page 220 of 986 ...
Page 360: ...Rev 6 0 07 02 page 310 of 986 ...
Page 538: ...Rev 6 0 07 02 page 488 of 986 ...
Page 706: ...Rev 6 0 07 02 page 656 of 986 ...
Page 752: ...Rev 6 0 07 02 page 702 of 986 ...
Page 780: ...Rev 6 0 07 02 page 730 of 986 ...
Page 822: ...Rev 6 0 07 02 page 772 of 986 ...
Page 986: ...Rev 6 0 07 02 page 936 of 986 ...
Page 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Page 1036: ...Rev 6 0 07 02 page 986 of 986 ...