
Rev. 6.0, 07/02, page 890 of 986
Trw
Tr
Tc1
Tc2
Tc3
Tc4
Trwl
Trwl
Tpc
CKIO
BANK
Precharge-sel
Address
t
AD
t
AD
t
AD
H/L
Column
Row
Row
Row
t
WDD
c0
t
WDD
DQMn
CKE
t
WDD
t
CASD2
t
CASD2
t
CASD2
t
DACD
t
DACD
t
RWD
t
RWD
t
RASD
t
RASD
t
DQMD
t
DQMD
t
BSD
t
BSD
RD/
t
CSD
t
CSD
D63–D0
(write)
DACKn
(SA: IO
→
memory)
Notes: IO: DACK device
SA: Single address DMA transfer
DA: Dual address DMA transfer
DACK set to active-high
Figure 22.28 Synchronous DRAM Auto-Precharge Write Bus Cycle: Single
(RCD[1:0] = 01, TPC[2:0] = 001, TRWL[2:0] = 010)
Summary of Contents for SH7750 series
Page 106: ...Rev 6 0 07 02 page 56 of 986 ...
Page 144: ...Rev 6 0 07 02 page 94 of 986 ...
Page 242: ...Rev 6 0 07 02 page 192 of 986 ...
Page 270: ...Rev 6 0 07 02 page 220 of 986 ...
Page 360: ...Rev 6 0 07 02 page 310 of 986 ...
Page 538: ...Rev 6 0 07 02 page 488 of 986 ...
Page 706: ...Rev 6 0 07 02 page 656 of 986 ...
Page 752: ...Rev 6 0 07 02 page 702 of 986 ...
Page 780: ...Rev 6 0 07 02 page 730 of 986 ...
Page 822: ...Rev 6 0 07 02 page 772 of 986 ...
Page 986: ...Rev 6 0 07 02 page 936 of 986 ...
Page 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Page 1036: ...Rev 6 0 07 02 page 986 of 986 ...