
Rev. 6.0, 07/02, page 939 of 986
Table A.1
Address List (cont)
Module Register
P4 Address
Area 7
Address
*
1
Size
Power-On
Reset
Manual
Reset
Sleep Standby
Synchro-
nization
Clock
DMAC
SAR4
*
5
H'FFA0 0050 H'1FA0 0050 32
Undefined
Undefined
Held
Held
Bclk
DMAC
DAR4
*
5
H'FFA0 0054 H'1FA0 0054 32
Undefined
Undefined
Held
Held
Bclk
DMAC
DMATCR4
*
5
H'FFA0 0058 H'1FA0 0058 32
Undefined
Undefined
Held
Held
Bclk
DMAC
CHCR4
*
5
H'FFA0 005C H'1FA0 005C 32
H'0000 0000
H'0000 0000 Held
Held
Bclk
DMAC
SAR5
*
5
H'FFA0 0060 H'1FA0 0060 32
Undefined
Undefined
Held
Held
Bclk
DMAC
DAR5
*
5
H'FFA0 0064 H'1FA0 0064 32
Undefined
Undefined
Held
Held
Bclk
DMAC
DMATCR5
*
5
H'FFA0 0068 H'1FA0 0068 32
Undefined
Undefined
Held
Held
Bclk
DMAC
CHCR5
*
5
H'FFA0 006C H'1FA0 006C 32
H'0000 0000
H'0000 0000 Held
Held
Bclk
DMAC
SAR6
*
5
H'FFA0 0070 H'1FA0 0070 32
Undefined
Undefined
Held
Held
Bclk
DMAC
DAR6
*
5
H'FFA0 0074 H'1FA0 0074 32
Undefined
Undefined
Held
Held
Bclk
DMAC
DMATCR6
*
5
H'FFA0 0078 H'1FA0 0078 32
Undefined
Undefined
Held
Held
Bclk
DMAC
CHCR6
*
5
H'FFA0 007C H'1FA0 007C 32
H'0000 0000
H'0000 0000 Held
Held
Bclk
DMAC
SAR7
*
5
H'FFA0 0080 H'1FA0 0080 32
Undefined
Undefined
Held
Held
Bclk
DMAC
DAR7
*
5
H'FFA0 0084 H'1FA0 0084 32
Undefined
Undefined
Held
Held
Bclk
DMAC
DMATCR7
*
5
H'FFA0 0088 H'1FA0 0088 32
Undefined
Undefined
Held
Held
Bclk
DMAC
CHCR7
*
5
H'FFA0 008C H'1FA0 008C 32
H'0000 0000
H'0000 0000 Held
Held
Bclk
CPG
FRQCR
H'FFC0 0000 H'1FC0 0000 16
*
2
Held
Held
Held
Pclk
CPG
*
6
STBCR
H'FFC0 0004 H'1FC0 0004 8
H'00
Held
Held
Held
Pclk
CPG
*
6
WTCNT
H'FFC0 0008 H'1FC0 0008 8/16
*
3
H'00
Held
Held
Held
Pclk
CPG
*
6
WTCSR
H'FFC0 000C H'1FC0 000C 8/16
*
3
H'00
Held
Held
Held
Pclk
CPG
*
6
STBCR2
H'FFC0 0010 H'1FC0 0010 8
H'00
Held
Held
Held
Pclk
RTC
R64CNT
H'FFC8 0000 H'1FC8 0000 8
Held
Held
Held
Held
Pclk
RTC
RSECCNT H'FFC8 0004 H'1FC8 0004 8
Held
Held
Held
Held
Pclk
RTC
RMINCNT H'FFC8 0008 H'1FC8 0008 8
Held
Held
Held
Held
Pclk
RTC
RHRCNT
H'FFC8 000C H'1FC8 000C 8
Held
Held
Held
Held
Pclk
RTC
RWKCNT H'FFC8 0010 H'1FC8 0010 8
Held
Held
Held
Held
Pclk
RTC
RDAYCNT H'FFC8 0014 H'1FC8 0014 8
Held
Held
Held
Held
Pclk
RTC
RMONCNT H'FFC8 0018 H'1FC8 0018 8
Held
Held
Held
Held
Pclk
RTC
RYRCNT
H'FFC8 001C H'1FC8 001C 16
Held
Held
Held
Held
Pclk
RTC
RSECAR
H'FFC8 0020 H'1FC8 0020 8
Held
*
2
Held
Held
Held
Pclk
RTC
RMINAR
H'FFC8 0024 H'1FC8 0024 8
Held
*
2
Held
Held
Held
Pclk
Summary of Contents for SH7750 series
Page 106: ...Rev 6 0 07 02 page 56 of 986 ...
Page 144: ...Rev 6 0 07 02 page 94 of 986 ...
Page 242: ...Rev 6 0 07 02 page 192 of 986 ...
Page 270: ...Rev 6 0 07 02 page 220 of 986 ...
Page 360: ...Rev 6 0 07 02 page 310 of 986 ...
Page 538: ...Rev 6 0 07 02 page 488 of 986 ...
Page 706: ...Rev 6 0 07 02 page 656 of 986 ...
Page 752: ...Rev 6 0 07 02 page 702 of 986 ...
Page 780: ...Rev 6 0 07 02 page 730 of 986 ...
Page 822: ...Rev 6 0 07 02 page 772 of 986 ...
Page 986: ...Rev 6 0 07 02 page 936 of 986 ...
Page 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Page 1036: ...Rev 6 0 07 02 page 986 of 986 ...