Rev. 6.0, 07/02, page 34 of 986
Table 1.4
Pin Functions (cont)
Memory Interface
No.
Pin
No.
Pin Name
I/O
Function
Reset
SRAM
DRAM
SDRAM PCMCIA MPX
89
N9
A7
O
Address
90
U9
CKIO
O
Clock output
CKIO
91
M9
VDDQ
Power IO VDD (3.3 V)
92
P9
VSSQ
Power IO GND (0 V)
93
T9
CKIO2
O
CKIO
*
CKIO
94
M10 A6
O
Address
95
U10
A5
O
Address
96
N10
A4
O
Address
97
R10
VDDQ
Power IO VDD (3.3 V)
98
P10
VSSQ
Power IO GND (0 V)
99
T10
A3
O
Address
100 M11 A2
O
Address
101 U11
DRAK1
O
DMAC1 request
acknowledge
102 N11
DRAK0
O
DMAC0 request
acknowledge
103 R11
VDDQ
Power IO VDD (3.3 V)
104 N12
VSSQ
Power IO GND (0 V)
105 U12
CS3
O
Chip select 3
CS3
(
CS3
)
CS3
CS3
106 P11
CS2
O
Chip select 2
CS2
(
CS2
)
CS2
CS2
107 T11
VDD
Power Internal VDD
(1.5 V)
108 N13
VSS
Power Internal GND
(0 V)
109 R12
RAS
O
RAS
RAS
RAS
110 P12
RD
/
CASS
/
FRAME
O
Read/
CAS
/
FRAME
OE
CAS
OE
FRAME
111 U13
VDDQ
Power IO VDD (3.3 V)
112 P13
VSSQ
Power IO GND (0 V)
113 T12
RD/
WR
O
Read/write
RD/
WR
RD/
WR
RD/
WR
RD/
WR
114 R15
WE2
/
CAS2
/
DQM2/
ICIORD
O
D23–D16 select
signal
WE2
CAS2
DQM2
ICIORD
115 R13
WE3
/
CAS3
/
DQM3/
ICIOWR
O
D31–D24 select
signal
WE3
CAS3
DQM3
ICIOWR
Summary of Contents for SH7750 series
Page 106: ...Rev 6 0 07 02 page 56 of 986 ...
Page 144: ...Rev 6 0 07 02 page 94 of 986 ...
Page 242: ...Rev 6 0 07 02 page 192 of 986 ...
Page 270: ...Rev 6 0 07 02 page 220 of 986 ...
Page 360: ...Rev 6 0 07 02 page 310 of 986 ...
Page 538: ...Rev 6 0 07 02 page 488 of 986 ...
Page 706: ...Rev 6 0 07 02 page 656 of 986 ...
Page 752: ...Rev 6 0 07 02 page 702 of 986 ...
Page 780: ...Rev 6 0 07 02 page 730 of 986 ...
Page 822: ...Rev 6 0 07 02 page 772 of 986 ...
Page 986: ...Rev 6 0 07 02 page 936 of 986 ...
Page 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Page 1036: ...Rev 6 0 07 02 page 986 of 986 ...