
Rev. 6.0, 07/02, page 447 of 986
Table 13.18 Relationship between Address and CE when Using PCMCIA Interface (cont)
Bus
Width
(Bits)
Read/
Write
Access
Size
(Bits)
*
1
Odd/
Even
IOIS16
Access CE2
CE1
A0
D15–D8
D7–D0
Read
8
Even
0
—
1
0
0
Invalid
Read data
Odd
0
—
0
1
1
Read data
Invalid
Dynamic
bus
sizing
*
2
16
Even
0
—
0
0
0
Upper read data Lower read data
Odd
0
—
—
—
—
—
—
Write
8
Even
0
—
1
0
0
Invalid
Write data
Odd
0
—
0
1
1
Write data
Invalid
16
Even
0
—
0
0
0
Upper write data Lower write data
Odd
0
—
—
—
—
—
—
Read
8
Even
1
—
1
0
0
Invalid
Read data
Odd
1
First
0
1
1
Ignored
Invalid
Odd
1
Second
1
0
1
Invalid
Read data
16
Even
1
First
0
0
0
Invalid
Lower read data
Even
1
Second
1
0
1
Invalid
Upper read data
Odd
1
—
—
—
—
—
—
Write
8
Even
1
—
1
0
0
Invalid
Write data
Odd
1
First
0
1
1
Invalid
Write data
Odd
1
Second
1
0
1
Invalid
Write data
16
Even
1
First
0
0
0
Upper write data Lower write data
Even
1
Second
1
0
1
Invalid
Upper write data
Odd
1
—
—
—
—
—
—
Notes:
*
1 In 32-bit/64-bit/32-byte transfer, the above accesses are repeated, with address
incrementing performed automatically according to the bus width, until the transfer data
size is reached.
*
2 PCMCIA I/O card interface only
Summary of Contents for SH7750 series
Page 106: ...Rev 6 0 07 02 page 56 of 986 ...
Page 144: ...Rev 6 0 07 02 page 94 of 986 ...
Page 242: ...Rev 6 0 07 02 page 192 of 986 ...
Page 270: ...Rev 6 0 07 02 page 220 of 986 ...
Page 360: ...Rev 6 0 07 02 page 310 of 986 ...
Page 538: ...Rev 6 0 07 02 page 488 of 986 ...
Page 706: ...Rev 6 0 07 02 page 656 of 986 ...
Page 752: ...Rev 6 0 07 02 page 702 of 986 ...
Page 780: ...Rev 6 0 07 02 page 730 of 986 ...
Page 822: ...Rev 6 0 07 02 page 772 of 986 ...
Page 986: ...Rev 6 0 07 02 page 936 of 986 ...
Page 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Page 1036: ...Rev 6 0 07 02 page 986 of 986 ...