Rev. 6.0, 07/02, page 909 of 986
Tr1
T
r2
Trw
Tc1
Tcw
Tc2
Tc1
Tcnw
Tcw
Tc2
Tcnw
CKIO
RD/
t
AD
c0
Row
c1
c2
c3
t
AD
t
AD
t
RWD
t
RWD
t
RDH
t
RDS
d0
t
WDD
d0
d1
d2
d3
t
BSD
t
BSD
t
WDD
d1
d2
t
RDH
t
WDD
t
RDS
d3
t
WDD
t
CSD
t
CSD
t
DACD
t
DACD
t
DACD
t
CASD1
t
CASD1
t
CASD1
t
CASD1
t
CASD1
t
RASD
t
RASD
t
RASD
t
DACD
t
DACD
t
DACD
Tcw
Tc1
Tcnw
Tc2
Tc1
Tpc
Tc2
Tcnw
Tcw
A25
–
A0
D63
–
D0
(read)
D63
–
D0
(write)
DACKn
(SA: IO
→
memory)
Notes:
IO: DACK device
SA: Single address DMA transfer
DA: Dual address DMA transfer
DACK set to active-high
DACKn
(SA: IO
←
memory)
Figure 22.46 DRAM Burst Bus Cycle (Fast Page Mode, RCD[1:0] = 01, AnW[2:0] = 001,
TPC[2:0] = 001, 2-Cycle CAS Negate Pulse Width)
Summary of Contents for SH7750 series
Page 106: ...Rev 6 0 07 02 page 56 of 986 ...
Page 144: ...Rev 6 0 07 02 page 94 of 986 ...
Page 242: ...Rev 6 0 07 02 page 192 of 986 ...
Page 270: ...Rev 6 0 07 02 page 220 of 986 ...
Page 360: ...Rev 6 0 07 02 page 310 of 986 ...
Page 538: ...Rev 6 0 07 02 page 488 of 986 ...
Page 706: ...Rev 6 0 07 02 page 656 of 986 ...
Page 752: ...Rev 6 0 07 02 page 702 of 986 ...
Page 780: ...Rev 6 0 07 02 page 730 of 986 ...
Page 822: ...Rev 6 0 07 02 page 772 of 986 ...
Page 986: ...Rev 6 0 07 02 page 936 of 986 ...
Page 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Page 1036: ...Rev 6 0 07 02 page 986 of 986 ...