Rev. 6.0, 07/02, page 249 of 986
10.2
Overview of CPG
10.2.1
Block Diagram of CPG
Figure 10.1 (1) shows a block diagram of the CPG in the SH7750 and SH7750S, and figure 10.1
(2) a block diagram of the CPG in the SH7750R.
FRQCR:
Frequency control register
STBCR:
Standby control register
STBCR2: Standby control register 2
Oscillator circuit
PLL circuit 1
Frequency
divider 2
Crystal
oscillator
Frequency
divider 1
PLL circuit 2
CPU clock (Iø)
cycle Icyc
Peripheral module
clock (Pø) cycle
Pcyc
Bus clock (Bø)
cycle Bcyc
CPG control unit
Clock frequency
control circuit
Standby control
circuit
Bus interface
Internal bus
XTAL
EXTAL
MD8
CKIO
MD2
MD1
MD0
FRQCR
STBCR2
×
1
×
1/2
×
1/3
×
1/4
×
1/6
×
1/8
×
6
×
1/2
×
1
STBCR
Figure 10.1 (1) Block Diagram of CPG (SH7750, SH7750S)
Summary of Contents for SH7750 series
Page 106: ...Rev 6 0 07 02 page 56 of 986 ...
Page 144: ...Rev 6 0 07 02 page 94 of 986 ...
Page 242: ...Rev 6 0 07 02 page 192 of 986 ...
Page 270: ...Rev 6 0 07 02 page 220 of 986 ...
Page 360: ...Rev 6 0 07 02 page 310 of 986 ...
Page 538: ...Rev 6 0 07 02 page 488 of 986 ...
Page 706: ...Rev 6 0 07 02 page 656 of 986 ...
Page 752: ...Rev 6 0 07 02 page 702 of 986 ...
Page 780: ...Rev 6 0 07 02 page 730 of 986 ...
Page 822: ...Rev 6 0 07 02 page 772 of 986 ...
Page 986: ...Rev 6 0 07 02 page 936 of 986 ...
Page 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Page 1036: ...Rev 6 0 07 02 page 986 of 986 ...