15-23
Seiko Epson Corporation
S1C31D50 TECHNICAL MANUAL
(Rev. 1.00)
Figure 15.5.6.4 Data Receiving Operation in Memory Mapped Access Mode - First 8/16-bit Read
n
2
0/1
n
HSEL
HADDR
HTRANS
HCLK
HSIZE
HREADY
HRDATA
QSPI_
n
MOD register
CPOL bit
CPHA bit
1
1
0
0
QSPICLK
n
QSDIO
n
[3:0]
HSEL
HADDR
HTRANS
HCLK
HSIZE
HREADY
HRDATA
QSPI_
n
MOD register
CPOL bit
CPHA bit
1
1
0
0
QSPICLK
n
QSDIO
n
[3:0]
Address cycle
(low-order 16 bits)
Dummy
cycle
Data cycle
Dummy cycle
Address cycle
(high-order 8/16 bits)
Summary of Contents for S1C31D50
Page 461: ...25 1 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 25 Package TQFP12 48PIN ...
Page 462: ...25 2 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP13 64PIN ...
Page 463: ...25 3 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 TQFP14 80PIN ...
Page 464: ...25 4 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP15 100PIN ...