1-4
Seiko Epson Corporation
S1C31D50 TECHNICAL MANUAL
(Rev. 1.00)
1.2.
Block Diagram
Figure 1.2.1 S1C31D50 Block Diagram
CPU core, Interrupt
controller, and debugger
(Cortex-M0+)
SWCLK
SWD
Flash memory
192K bytes
MTB
RAM
8K bytes
DMA
controller
4 Ch.
Synchronous
serial
interface
(SPIA) 3 Ch.
I2C
(I2C) 3 Ch.
HW Processor
I/O port01
(PPORT)
Watchdog
timer
(WDT2)
Real-time
clock
(RTCA)
Supply
voltage
detector
(SVD3) 1 Ch.
16-bit timer
(T16) 8Ch.
16-bit PWM
timer
(T16B) 2 Ch.
UART
(UART3) 3 Ch.
Clock
generator
(CLG)
IOSC
oscillator
OSC1
oscillator
OSC3
oscillator
EXOSC
oscillator
System reset
controller
(SRC)
Power-on
reset/
Brown-out
reset
(POR/BOR)
Power generator
(PWGA)
System clock
Interrupt signal
DMA request
Cache
controller
Cache RAM
512 bytes
12bit A/D
convertor
(ADC12A) 1
Ch.
ADIN00-07
I/O port23
(PPORT)
I/O
portOthers
(PPORT)
VREFA0
#RESET
EXCL00-01
CAP10-13
SDACOUT_P
SDACOUT_N
P00-07
P10-17
#ADTRG
QSDIO00-03
QSPICLK0
#QSPISS0
SDI0-2
SDO0-2
SPICLK0-2
USIN0-2
#SPISS0-2
SDA0-2
SCL0-2
USOUT0-2
P20-27
P30-37
P40-47
P50-57
P60-67
P70-77
P80-87
P90-95
PA0-A6
V
DD
V
SS
VDDQSPI
V
pp
RAM
14K bytes
Sound_DAC
1 Ch.
EXSVD0-1
IR remote
controller
(REMC3)
1Ch.
REMO
CLPLS
EXCL10-11
R/F converter
(RFC) 1 Ch.
SENB0
REF0
RFCLKO0
RFIN0
SENA0
TOUT10-13
Quad
synchronous
serial
interface
(QSPI) 1 Ch.
CAP00-03
TOUT00-03
16-bit peripheral bus
32
-
bit
A
H
B
bu
s
PD0-D5
RTC1S
FOUT
OSC1
OSC2
OSC3
OSC4
EXOSC
Summary of Contents for S1C31D50
Page 461: ...25 1 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 25 Package TQFP12 48PIN ...
Page 462: ...25 2 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP13 64PIN ...
Page 463: ...25 3 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 TQFP14 80PIN ...
Page 464: ...25 4 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP15 100PIN ...