6-3
Seiko Epson Corporation
S1C31D50 TECHNICAL MANUAL
(Rev. 1.00)
Alternate data structure
Alternate data structure
Offset
Ch.31 (alternate)
Ch.31 (primary)
0x3f0
0x1f0
Ch.30 (alternate)
Ch.30 (primary)
0x3e0
0x1e0
Ch.29 (alternate)
Ch.29 (primary)
0x3d0
0x1d0
Ch.28 (alternate)
Ch.28 (primary)
0x3c0
0x1c0
Ch.27 (alternate)
Ch.27 (primary)
0x3b0
0x1b0
Ch.26 (alternate)
Ch.26 (primary)
0x3a0
0x1a0
Ch.25 (alternate)
Ch.25 (primary)
0x390
0x190
Ch.24 (alternate)
Ch.24 (primary)
0x380
0x180
Ch.23 (alternate)
Ch.23 (primary)
0x370
0x170
Ch.22 (alternate)
Ch.22 (primary)
0x360
0x160
Ch.21 (alternate)
Ch.21 (primary)
0x350
0x150
Ch.20 (alternate)
Ch.20 (primary)
0x340
0x140
Ch.19 (alternate)
Ch.19 (primary)
0x330
0x130
Ch.18 (alternate)
Ch.18 (primary)
0x320
0x120
Ch.17 (alternate)
Ch.17 (primary)
0x310
0x110
Ch.16 (alternate)
Ch.16 (primary)
0x300
0x100
Ch.15 (alternate)
Ch.15 (primary)
0x2f0
0x0f0
Ch.14 (alternate)
Ch.14 (primary)
0x2e0
0x0e0
Ch.13 (alternate)
Ch.13 (primary)
0x2d0
0x0d0
Ch.12 (alternate)
Ch.12 (primary)
0x2c0
0x0c0
Ch.11 (alternate)
Ch.11 (primary)
0x2b0
0x0b0
Ch.10 (alternate)
Ch.10 (primary)
0x2a0
0x0a0
Ch.9 (alternate)
Ch.9 (primary)
0x290
0x090
Ch.8 (alternate)
Ch.8 (primary)
0x280
0x080
Ch.7 (alternate)
Ch.7 (primary)
0x270
0x070
0x240
0x040
Ch.3 (alternate)
Ch.3 (primary)
Reserved
0x230
0x030
Ch.6 (alternate)
Ch.6 (primary)
0x260
0x060
Ch.5 (alternate)
Ch.5 (primary)
0x250
0x050
Ch.4 (alternate)
Ch.4 (primary)
Ch.2 (alternate)
Ch.2 (primary)
Control data
0x220
0x020
Ch.1 (alternate)
Ch.1 (primary)
Transfer destination end pointer
0x210
0x010
Ch.0 (alternate)
Ch.0 (primary)
Transfer source end pointer
0x200
0x000
Base address set with the DMACCPTR register
Figure 6.4.1 Data Structure Address Map (when 32 channels are implemented)
Alternate data structure
Alternate data structure
Transfer source end pointer
0x040
0x000
0x000
Offset
0x020
0x008
Ch.1 (alternate)
Ch.1 (primary)
Transfer destination end pointer
0x050
0x010
0x004
Ch.0 (alternate)
Ch.0 (primary)
Ch.3 (alternate)
Ch.3 (primary)
Reserved
0x070
0x030
0x00c
Ch.2 (alternate)
Ch.2 (primary)
Control data
0x060
Base address set with the DMACCPTR register
Figure 6.4.2 Data Structure Address Map (when 4 channels are implemented)
The alternate data structure base address can be determined from the DMACACPTR.ACPTR[31:0] bits.
Summary of Contents for S1C31D50
Page 461: ...25 1 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 25 Package TQFP12 48PIN ...
Page 462: ...25 2 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP13 64PIN ...
Page 463: ...25 3 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 TQFP14 80PIN ...
Page 464: ...25 4 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP15 100PIN ...