21-39
Seiko Epson Corporation
S1C31D50 TECHNICAL MANUAL
(Rev. 1.00)
SDAC Control Register
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
SDACCTL
15
–
1
–
0x00
–
R
–
0
SDACEN
0x0
H0
R/W
Bits 15
–
1
Reserved
Bit 0
SDACEN
This bit enables the SDAC operations.
1 (R/W):
Enable SDAC operations.
(The operating clock is supplied.)
0 (R/W):
Disable SDAC operations.
(The operating clock is stopped.)
SDAC Mode Register
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
SDACMODE
15
–
9
–
0x00
–
R
–
8
PWMOUTEN
0x0
H0
R/W
7-1
–
0x0
–
R
0
MODE
0x0
H0
R/W
Bits 15
–
9
Reserved
Bit 8
PWMOUTEN
This bit enables the PWM signal output.
1 (R/W):
Enable PWM signal output.
0 (R/W):
Disable PWM signal output.
Bits 7
–
1
Reserved
Bit 0
MODE
This bit always must be set to 0.
SDAC Data Register
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
SDACDAT
15
–
10
–
0x00
–
R
–
9-0
DAT
0x0
H0
R/W
Bits 15
–
10 Reserved
Bits 9
–
0
DAT
These bits is stored the sound data.
*This register is used by the HW Processor. This register should not be written while the HW Processor is
enabled.
Summary of Contents for S1C31D50
Page 461: ...25 1 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 25 Package TQFP12 48PIN ...
Page 462: ...25 2 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP13 64PIN ...
Page 463: ...25 3 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 TQFP14 80PIN ...
Page 464: ...25 4 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP15 100PIN ...