Seiko Epson Corporation
S1C31D50 TECHNICAL MANUAL
(Rev. 1.00)
Preface
This is a technical manual for designers and programmers who develop a product using the
S1C31D50. This document describes the functions of the IC, embedded peripheral circuit operations,
and their control methods.
Notational conventions and symbols in this manual
Register address
Peripheral circuit chapters do not provide control register addresses. Refer to “Peripheral Circuit
Area” in the “Memory and Bus” chapter or “List of Peripheral Circuit Control Registers” in the
Appendix.
Register and control bit names
In this manual, the register and control bit names are described as shown below to distinguish
from signal and pin names.
XXX register:
Represents a register including its all bits.
XXX.YYY bit:
Represents the one control bit YYY in the XXX register.
XXX.ZZZ[1:0] bits:
Represents the two control bits ZZZ1 and ZZZ0 in the XXX register
Register table contents and symbols
Initial:
Value set at initialization
Reset
Initialization condition. The initialization condition depends on the reset group (H0, H1, or
S0). For more information on the reset groups, refer to
“Initialization
Conditions (Reset
Groups)”
in the “P
ower Supply
, Reset, and Clocks” chapte
r.
R/W:
R =
Read only bit
W =
Write only bit
WP =
Write only bit with a write protection using the SYSPROT.PROT[15:0] bits
R/W =
Read/write bit
R/WP =
Read/write bit with a write protection using the SYSPROT.PROT[15:0] bits
(reserved): Reserved bit. Do not alter from the initial value.
Control bit read/write values
This manual describes control bit values in a hexadecimal notation except for one-bit values (and
except when decimal or binary notation is required in terms of explanation). The values are
described as shown below according to the control bit width.
Bit
0 or 1
to 4 bits
0x0 to 0xf
5 to 8 bits
0x00 to 0xff
9 to 12 bits
0x000 to 0xfff
13 to 16 bits
0x0000 to 0xffff
Decimal
0 to 9999...
Binary
0b0000... to 0b1111...
Channel number
Multiple channels may be implemented in some peripheral circuits (e.g., 16-bit timer, etc.). The
peripheral circuit chapters use ‘n’ as the value that represents the channel number in the register
and pin names regard- less of the number of channel actually implemented. Normally, the
descriptions are applied to all channels. If there is a channel that has different functions from others,
the channel number is specified clearly. Example) T16_nCTL register of the 16-bit timer
If one channel is implemented (Ch.0 only): T16_nCTL = T16_0CTL only
If two channels are implemented (Ch.0 and Ch.1): T16_nCTL = T16_0CTL and T16_1CTL
For the number of channels implemented in the peripheral circuits of this IC, refer to “Features” in
the “Overview” chapter.
Low power mode
This manual describes the low power modes as HALT mode and SLEEP mode. These terms refer
to sleep mode and deep sleep mode in the Cortex
®
-M0+ processor, respectively.
Summary of Contents for S1C31D50
Page 461: ...25 1 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 25 Package TQFP12 48PIN ...
Page 462: ...25 2 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP13 64PIN ...
Page 463: ...25 3 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 TQFP14 80PIN ...
Page 464: ...25 4 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP15 100PIN ...