18-11
Seiko Epson Corporation
S1C31D50 TECHNICAL MANUAL
(Rev. 1.00)
REMC3 Data Bit Length Register
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
REMC3DBLEN
15
–
0
DBLEN[15:0]
0x0000
H0
R/W
Writing enabled when
REMC3DBCTL. MODEN bit = 1.
Bits 15
–
0
DBLEN[15:0]
These bits set the data length of the data signal (length of one cycle).
A data signal cycle begins with the 16-bit counter for data signal generation = 0x0000 and
ends when the counter exceeds the REMC3DBLEN.DBLEN[15:0] bit-setting value. (See
Figure 18.4.3.3.) Before this register can be rewritten, the REMC3DBCTL.MODEN bit must be
set to 1.
REMC3 Status and Interrupt Flag Register
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
REMC3INTF
15
–
11
–
0x00
–
R
–
10
DBCNTRUN
0
H0/S0
R
Cleared by writing 1 to the
REMC3DBCTL.REMCRST bit.
9
DBLENBSY
0
H0
R
Effective when the REMC3DBCTL.
BUFEN bit = 1.
8
APLENBSY
0
H0
R
7
–
2
–
0x00
–
R
–
1
DBIF
0
H0/S0
R/W
Cleared by writing 1 to this bit or
the REMC3DBCTL.REMCRST bit.
0
APIF
0
H0/S0
R/W
Bits 15
–
11 Reserved
Bit 10
DBCNTRUN
This bit indicates whether the 16-bit counter for data signal generation is running or not.
(See Figure 18.4.4.1.)
1 (R): Running (Counting)
0 (R): Idle
Bit 9
DBLENBSY
This bit indicates whether the value written to the REMC3DBLEN.DBLEN[15:0] bits is
transferred to the REMC3DBLEN buffer or not. (See Figure 18.4.4.1.)
1 (R): Transfer to the REMC3DBLEN buffer has not completed.
0 (R): Transfer to the REMC3DBLEN buffer has completed.
While this bit is set to 1, writing to the REMC3DBLEN.DBLEN[15:0] bits is ineffective.
Bit 8
APLENBSY
This bit indicates whether the value written to the REMC3APLEN.APLEN[15:0] bits is
transferred to the REMC3APLEN buffer or not. (See Figure 18.4.4.1.)
1 (R): Transfer to the REMC3APLEN buffer has not completed.
0 (R): Transfer to the REMC3APLEN buffer has completed.
While this bit is set to 1, writing to the REMC3APLEN.APLEN[15:0] bits is ineffective.
Bits 7
–
2
Reserved
Bit 1
DBIF
Bit 0
APIF
These bits indicate the REMC3 interrupt cause occurrence status.
1 (R): Cause of interrupt occurred
0 (R): No cause of interrupt occurred
1 (W): Clear flag
0 (W): Ineffective
The following shows the correspondence between the bit and interrupt: REMC3INTF.DBIF
bit: Compare DB interruptREMC3INTF.APIF bit: Compare AP interrupt. These interrupt flags
are also cleared to 0 when 1 is written to the REMC3DBCTL.REMCRST bit.
Summary of Contents for S1C31D50
Page 461: ...25 1 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 25 Package TQFP12 48PIN ...
Page 462: ...25 2 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP13 64PIN ...
Page 463: ...25 3 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 TQFP14 80PIN ...
Page 464: ...25 4 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP15 100PIN ...