13-18
Seiko Epson Corporation
S1C31D50 TECHNICAL MANUAL
(Rev. 1.00)
UART3 Ch.
n
Interrupt Enable Register
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
UART3_
n
INTE
15
–
8
–
0x00
–
R
–
7
–
0
–
R
6
TENDIE
0
H0
R/W
5
FEIE
0
H0
R/W
4
PEIE
0
H0
R/W
3
OEIE
0
H0
R/W
2
RB2FIE
0
H0
R/W
1
RB1FIE
0
H0
R/W
0
TBEIE
0
H0
R/W
Bits 15
–
7
Reserved
Bit 6
TENDIE
Bit 5
FEIE
Bit 4
PEIE
Bit 3
OEIE
Bit 2
RB2FIE
Bit 1
RB1FIE
Bit 0
TBEIE
These bits enable UART3 interrupts.
1 (R/W): Enable interrupts
0 (R/W): Disable interrupts
The following shows the correspondence between the bit and interrupt:
UART3_
n
INTE.TENDIE bit: End-of-transmission interrupt
UART3_
n
INTE.FEIE bit:
Framing error interrupt
UART3_
n
INTE.PEIE bit:
Parity error interrupt
UART3_
n
INTE.OEIE bit: Overrun error interrupt
UART3_
n
INTE.RB2FIE bit: Receive buffer two bytes full interrupt
UART3_
n
INTE.RB1FIE bit: Receive buffer one byte full interrupt
UART3_
n
INTE.TBEIE bit: Transmit buffer empty interrupt
UART3 Ch.
n
Transmit Buffer Empty DMA Request Enable Register
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
UART3_
n
T BEDMAEN
15
–
0
TBEDMAEN[15:0]
0x0000
H0
R/W
–
Bits 15
–
0
TBEDMAEN[15:0]
These bits enable the UART3 to issue a DMA transfer request to the corresponding DMA
controller channel (Ch.0
–
Ch.15) when a transmit buffer empty state has occurred.
1 (R/W): Enable DMA transfer request
0 (R/W): Disable DMA transfer request
Each bit corresponds to a DMA controller channel. The high-order bits for the
unimplemented channels are ineffective.
UART3 Ch.
n
Receive Buffer One Byte Full DMA Request Enable Register
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
UART3_
n
RB1FDMAEN
15
–
0
RB1FDMAEN[15:0]
0x0000
H0
R/W
–
Bits 15
–
0
RB1FDMAEN[15:0]
These bits enable the UART3 to issue a DMA transfer request to the corresponding DMA
controller channel (Ch.0
–
Ch.15) when a receive buffer one byte full state has occurred.
1 (R/W): Enable DMA transfer request
0 (R/W): Disable DMA transfer request
Each bit corresponds to a DMA controller channel. The high-order bits for the
unimplemented channels are ineffective
UART3 Ch.
n
Carrier Waveform Register
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
Summary of Contents for S1C31D50
Page 461: ...25 1 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 25 Package TQFP12 48PIN ...
Page 462: ...25 2 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP13 64PIN ...
Page 463: ...25 3 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 TQFP14 80PIN ...
Page 464: ...25 4 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP15 100PIN ...