20-9
Seiko Epson Corporation
S1C31D50 TECHNICAL MANUAL
(Rev. 1.00)
20.6.
Control Registers
RFC Ch.
n
Clock Control Register
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
RFC_
n
CLK
15
–
9
–
0x00
–
R
–
8
DBRUN
1
H0
R/W
7
–
6
–
0x0
–
R
5
–
4
CLKDIV[1:0]
0x0
H0
R/W
3
–
2
–
0x0
–
R
1
–
0
CLKSRC[1:0]
0x0
H0
R/W
Bits 15
–
9
Reserved
Bit 8
DBRUN
This bit sets whether the RFC operating clock is supplied in DEBUG mode or not.
1 (R/W): Clock supplied in DEBUG mode
0 (R/W): No clock supplied in DEBUG mode
Bits 7
–
6
Reserved
Bits 5
–
4
CLKDIV[1:0]
These bits select the division ratio of the RFC operating clock.
Bits 3
–
2
Reserved
Bit
s
1
–
0
CLKSRC[1:0]
These bits select the clock source of the RFC.
Table 20.6.1 Clock Source and Division Ratio Settings
RFC_
n
CLK.
CLKDIV[1:0] bits
RFC_
n
CLK.CLKSRC[1:0] bits
0x0
0x1
0x2
0x3
IOSC
OSC1
OSC3
EXOSC
0x3
1/8
1/1
1/8
1/1
0x2
1/4
1/4
0x1
1/2
1/2
0x0
1/1
1/1
(Note) The oscillation circuits/external input that are not supported in this IC cannot be
selected as the clock source.
Note:
The RFC_
n
CLK register settings can be altered only when the RFC_
n
CTL.MODEN bit = 0.
Summary of Contents for S1C31D50
Page 461: ...25 1 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 25 Package TQFP12 48PIN ...
Page 462: ...25 2 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP13 64PIN ...
Page 463: ...25 3 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 TQFP14 80PIN ...
Page 464: ...25 4 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP15 100PIN ...