21-38
Seiko Epson Corporation
S1C31D50 TECHNICAL MANUAL
(Rev. 1.00)
SDAC Clock Control Register
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
SDACCLK
15
–
9
–
0x00
–
R
–
8
DBRUN
0x0
H0
R/W
7-6
-
0x0
-
R
5-4
CLKDIV[1:0]
0x0
H0
R/W
3-2
-
0x0
1-0
CLKSRC[1:0]
0x0
H0
R/W
Bits 15
–
9
Reserved
Bit 8
DBRUN
This bit sets whether the SDAC operating clock is supplied in DEBUG mode or not.
1 (R/W):
Clock supplied in DEBUG mode.
0 (R/W):
No clock supplied in DEBUG mode.
Bits 7
–
6
Reserved
Bits 5-4
CLKDIV[1:0]
These bits select the division ratio of the SDAC operating clock.
Bits 3
–
2
Reserved
Bits 1-0
CLKSRC[1:0]
These bits select the clock source of SDAC.
SDACCLK
CLKDIV[1:0]
SDACCLK CLKSRC[1:0]
0x0
0x1
0x2
0x3
IOSC
reserved
OSC3
EXOSC
0x3
reserved
reserved
reserved
reserved
0x2
reserved
reserved
reserved
0x1
reserved
reserved
reserved
0x0
1/1
1/1
1/1
Summary of Contents for S1C31D50
Page 461: ...25 1 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 25 Package TQFP12 48PIN ...
Page 462: ...25 2 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP13 64PIN ...
Page 463: ...25 3 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 TQFP14 80PIN ...
Page 464: ...25 4 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP15 100PIN ...