15-22
Seiko Epson Corporation
S1C31D50 TECHNICAL MANUAL
(Rev. 1.00)
Figure 15.5.6.3 Data Receiving Operation in Memory Mapped Access Mode - 32-bit Non-Sequential Read
Data receiving operations (8/16-bit read)
The 8 and 16-bit read operations are the same as the 32-bit read operation except that data are
not prefetched into the FIFO.
n
2
2
2
0
1
0
n
HSEL
HADDR
HTRANS
HCLK
HSIZE
HREADY
HRDATA
fifo_read_level
QSPI_
n
MOD register
CPOL bit
CPHA bit
1
1
0
0
QSPICLK
n
QSDIO
n
[3:0]
#QSPISSn
inactive
period
(TCSH)
Address cycle
(high-order 8/16 bits)
Address cycle
(low-order 16 bits)
#QSPISS
n
HSEL
HADDR
HTRANS
HCLK
HSIZE
HREADY
HRDATA
fifo_read_level
Address cycle
(low-order 16 bits)
Data cycle
(for n)
Data cycle
(for n+8))
Dummy cycle
QSPI_
n
MOD register
CPOL bit
CPHA bit
1
1
0
0
QSPICLK
n
QSDIO
n
[3:0]
#QSPISS
n
Summary of Contents for S1C31D50
Page 461: ...25 1 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 25 Package TQFP12 48PIN ...
Page 462: ...25 2 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP13 64PIN ...
Page 463: ...25 3 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 TQFP14 80PIN ...
Page 464: ...25 4 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP15 100PIN ...