16-27
Seiko Epson Corporation
S1C31D50 TECHNICAL MANUAL
(Rev. 1.00)
I2C Ch.
n
Receive Buffer Full DMA Request Enable Register
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
I2C_
n
RBFDMAEN
15
–
0
RBFDMAEN[15:0]
0x0000
H0
R/W
–
Bits 15
–
0
RBFDMAEN[15:0]
These bits enable the I2C to issue a DMA transfer request to the corresponding DMA
controller channel (Ch.0
–
Ch.15) when a receive buffer full state has occurred.
1 (R/W): Enable DMA transfer request
0 (R/W): Disable DMA transfer request
Each bit corresponds to a DMA controller channel. The high-order bits for the
unimplemented channels are ineffective.
Summary of Contents for S1C31D50
Page 461: ...25 1 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 25 Package TQFP12 48PIN ...
Page 462: ...25 2 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP13 64PIN ...
Page 463: ...25 3 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 TQFP14 80PIN ...
Page 464: ...25 4 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP15 100PIN ...