21-40
Seiko Epson Corporation
S1C31D50 TECHNICAL MANUAL
(Rev. 1.00)
SDAC Interrupt Flag Register
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
SDACINTF
15
–
2
–
0x00
–
R
–
1
ERRIF
0x0
H0
R/W
0
DATREQIF
0x0
H0
R/W
Bits 15
–
2
Reserved
Bit 1
ERRIF
This bit indicates the SDAC error interrupt cause occurrence status.
1 (R): Cause of interrupt occurred
0 (R): No cause of interrupt occurred
1 (W): Clear flag
0 (W): Ineffective
Bit 0
DATREQIF
This bit indicates the SDAC data request interrupt cause occurrence status.
1 (R): Cause of interrupt occurred
0 (R): No cause of interrupt occurred
1 (W): Clear flag
0 (W): Ineffective
*This register is used by the HW Processor. This register should not be written while the HW Processor is
enabled.
SDAC Interrupt Enable Register
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
SDACINTE
15
–
2
–
0x00
–
R
–
1
ERRIE
0x0
H0
R/W
0
DATREQIE
0x0
H0
R/W
Bits 15
–
2
Reserved
Bit 1
ERRIE
This bit enables the SDAC error interrupt.
0 (R/W): Disable interrupt
Bit 0
DATREQIE
This bit enables the SDAC data request interrupt.
0 (R/W): Disable interrupt
*This register is used by the HW Processor. This register should not be written while the HW Processor is
enabled.
Summary of Contents for S1C31D50
Page 461: ...25 1 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 25 Package TQFP12 48PIN ...
Page 462: ...25 2 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP13 64PIN ...
Page 463: ...25 3 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 TQFP14 80PIN ...
Page 464: ...25 4 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP15 100PIN ...