The reporting time period can be set in the range from 1 second to 60 minutes and is
synchronized with absolute system time. Interrogation of additional pulse counter
values can be done with a command (intermediate reading) for a single counter. All
active counters can also be read by IEC 61850.
Pulse counter (PCGGIO) function in the IED supports unidirectional incremental
counters. That means only positive values are possible. The counter uses a 32 bit
format, that is, the reported value is a 32-bit, signed integer with a range
0...+2147483647. The counter value is stored in semiretain memory.
The reported value to station HMI over the station bus contains Identity, Scaled Value
(pulse count x scale), Time, and Pulse Counter Quality. The Pulse Counter Quality
consists of:
•
Invalid (board hardware error or configuration error)
•
Wrapped around
•
Blocked
•
Adjusted
The transmission of the counter value can be done as a service value, that is, the value
frozen in the last integration cycle is read by the station HMI from the database.
PCGGIO updates the value in the database when an integration cycle is finished and
activates the NEW_VAL signal in the function block. This signal can be time tagged,
and transmitted to the station HMI. This time corresponds to the time when the value
was frozen by the function.
The BLOCK and READ_VAL inputs can be connected to logics, which are intended
to be controlled either from the station HMI or/and the local HMI. As long as the
BLOCK signal is set, the pulse counter is blocked. The signal connected to
READ_VAL performs readings according to the setting of parameter
CountCriteria
.
The signal must be a pulse with a length >1 second.
The BI_PULSE input is connected to the used input of the function block for the
binary input output module (BIO).
The RS_CNT input is used for resetting the counter.
Each PCGGIO function block has four binary output signals that can be used for event
recording: INVALID, RESTART, BLOCKED and NEW_VAL. These signals and
the SCAL_VAL signal are accessable over IEC 61850.
The INVALID signal is a steady signal and is set if the binary input module, where the
pulse counter input is located, fails or has wrong configuration.
The RESTART signal is a steady signal and is set when the reported value does not
comprise a complete integration cycle. That is, in the first message after IED start-up,
in the first message after deblocking, and after the counter has wrapped around during
last integration cycle.
1MRK 504 135-UEN A
Section 15
Metering
527
Technical manual
Summary of Contents for ret650
Page 1: ...Relion 650 series Transformer protection RET650 Technical manual ...
Page 2: ......
Page 40: ...34 ...
Page 62: ...56 ...
Page 84: ...78 ...
Page 208: ...202 ...
Page 376: ...370 ...
Page 414: ...408 ...
Page 530: ...524 ...
Page 562: ...556 ...
Page 620: ...614 ...
Page 668: ...662 ...
Page 669: ...663 ...