Peripheral interconnect matrix
RM0365
DocID025202 Rev 7
7
Peripheral interconnect matrix
7.1 Introduction
Several STM32F3 peripherals have internal interconnections. Knowing these
interconnections allows the following benefits:
•
Autonomous communication between peripherals,
•
Efficient synchronization between peripherals,
•
Discard the software latency and minimize GPIOs configuration,
•
Optimum number of available pins even with small packages,
•
Avoid the use of connectors and design an optimized PCB with less dissipated energy.
7.2 Connection
summary
The following table presents the matrix for the peripheral interconnect.
Table 16. STM32F302xx peripherals interconnect matrix
(1)
Source
Destination
DM
A1
DM
A2
(2)
ADC1
ADC2
COMP1
)
COMP2
COMP4
COMP6
OP
AMP1
OP
AMP2
TI
M1
TIM
1
5
TIM
1
6
TIM
1
7
TI
M2
TI
M3
TI
M4
DAC1
IR
TI
M
ADC1
x
-
-
x
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
ADC2
)
-
x
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
COMP1
-
-
-
-
-
-
-
-
-
-
x
-
-
-
x
x
-
-
-
COMP2
-
-
-
-
-
-
-
-
-
-
x
-
-
-
x
x
-
-
-
CO
MP4
-
-
-
-
-
-
-
-
-
-
-
x
-
-
-
x
x
-
-
COMP6
-
-
-
-
-
-
-
-
-
-
-
-
x
-
x
-
x
-
-
OP
AMP1
)
-
-
x
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-