Revision history
RM0365
1077/1080
DocID025202 Rev 7
10-Oct-2016
6
(continued)
Updated COMP section:
– Updated
Section 17.2: COMP main features
COMP1 and COMP2
combined in a window comparator for STM32F302xB/C only.
– Updated
Figure 118: Comparator 1 and 2 block diagrams
– Updated
Section 17.5.2: COMP2 control and status register
replacing note 2 on bit 9 by ‘not available in
STM32F302x6/8/D/E devices’ and updating bit 9 description.
Updated FMC section:
– Updated
Section 14.5.4: NOR Flash/PSRAM controller
putting ‘de-asserting the NOE signal’.
– Updated
Section : FIFO status and interrupt register 2..4
bit0 (IRS) and Bit2 (IFS) adding a note.
– Updated
Section : SRAM/NOR-Flash chip-select timing registers
adding new paragraph.
– Updated
Section : SRAM/NOR-Flash write timing registers 1..4
adding new paragraph.
– Updated
Figure 49: NAND Flash/PC Card controller waveforms for
replacing ‘MEMxHIZ’ by ‘1’ and
adding note 2.
– Updated
Section 14.6.5: NAND Flash prewait functionality
.
– Updated
Common memory space timing register 2..4
MEMHOLD[7:0] description.
– Updated
Attribute memory space timing registers 2..4
ATTHOLD[7:0] description.
– Updated
.
Updated ADC section:
– Updated
Section 15.2: ADC main features
and
Dual ADC modes (STM32F302xB/C/D/E only)
replacing
‘STM32F302xB/xC only’ by ‘STM32F302xB/C/D/E only’.
– Updated
note, replacing option a) by option
b) and removing ‘or 10’.
Updated SPI2S section:
Updated
Figure 357: I2S full-duplex block diagram
Table 196. Document revision history (continued)
Date
Revision
Changes